# Digital Design Group Project EENG 28010

## Introduction to VHDL

Dr. Faezeh Arab Hassani Department of Electrical and Electronic Engineering



- ☐ Why VHDL?
- VHDL Module
- Numeric Types



# Why VHDL for Digital System Design?

Transistor Scale of Integration

|        | DIC   |
|--------|-------|
| istors | _     |
|        |       |
|        | whect |
|        | 600   |

| Simplified FPGA Xilinx Spartan-3 block structure |              |  |  |             |  |
|--------------------------------------------------|--------------|--|--|-------------|--|
|                                                  | , I/O blocks |  |  |             |  |
| 5                                                | Interconnect |  |  | gic blocks  |  |
| ╛                                                |              |  |  | Market Park |  |

| Scale of integration                 | Number of transistors |  |
|--------------------------------------|-----------------------|--|
| Small scale integration (SSI)        | 2-64                  |  |
| Medium scale integration (MSI)       | 64-2000               |  |
| Large scale integration (LSI)        | 2000-64,000           |  |
| Very large scale integration (VLSI)  | 64,000-2,000,000      |  |
| Ultra large scale integration (ULSI) | <2,000,000            |  |
|                                      |                       |  |

- More transistors  $\rightarrow$  more logic elements and complex digital systems (e.g. field programmable gate arrays (FPGA))



#### Why VHDL for Digital System Design? (cont.)



- · Hardware description language (HDL) (e.g. VHDL) allows designing and debugging of a digital system at a higher level of abstraction
- · VHDL was developed as a uniform method for digital system design and standardized by IEEE in 1987 University of BRISTOL

- ☐ Why VHDL?
- ☐ VHDL Module
- Numeric Types



#### **VHDL Module**

☐ The general structure of a VHDL module consists of: An entity and an architecture description.

Entity: Defining the black box picture of the module and its external interconnections



entity two\_gates is

port (A, B, D: in bit; E: out bit);

end two\_gates;

Data type Mode type

EENG28010, Introduction to VHDL, Faezeh Arab Hassani

Mode types:

in: Input signal to the entityout: Output signal to the entityinout: Input-output signal to the entity

**buffer**: Allows internal feedbacks inside the entity

Data types:

bit: 0 or 1 boolean: True or false integer: All integer values

std\_logic: Nine values (U, X, 0,

1, Z, W, L, H, '-')

bit\_vector: A vector of bits
std\_logic\_vector: A vector of
type std logic



# **VHDL Module (cont.)**

Architecture: Defining the components and internal signals



architecture gates of two\_gates is

signal C: bit;

begin

C <= A and B after 5 ns; †-- concurrent statements

E <= C or D after 5 ns;

4

end gates;





### **VHDL Libraries and Packages**

- VHDL libraries and packages are used to extend the functionality of VHDL by defining types, functions, components, and overloaded operators.
- ☐ Some operations are only valid for certain data types.
- ☐ If an operation is needed for the other types, one has to use function "overloading" to create an "overloaded" operator.
- How to use library and packages:

library IEEE;

use IEEE.std\_logic\_1164.all; -- defines logic operations, 9 values, std\_logic\_vectors but not arithmetic operations

use IEEE.numeric\_std.all; -- IEEE standard, unsigned and signed binary numbers, std\_logic\_vectors

use IEEE.std logic vector; -- not IEEE standard





■ Numeric Types





All synthesis tools support some type of arithmetic package - that is, a package that contains operators like addition, subtraction, multiplication, etc.

When synthesis tools began to appear, each tool vendor created their own arithmetic package. Synopsis created packages for general arithmetic, and signed and unsigned arithmetic called std\_logic\_arith, std\_logic\_unsigned, and std\_logic\_signed. These became "de facto" standards and other tool vendors began to support them. In 1997, the IEEE came out with a set of standard packages for synthesis. These are defined in IEEE std. 1076.3-1997 IEEE Standard VHDL Synthesis Packages.

These packages are called numeric\_bit, for arithmetic operations on standard VHDL BIT types, and numeric std for arithmetic operations on std logic types.



14

## Unsigned / Signed vs std\_logic\_vector

Source: ref [3]

☐ Type definitions identical to std\_logic\_vector

TYPE Value Interpretation
type UNSIGNED is array (natural range <>) of std\_logic;
type SIGNED is array (natural range <>) of std\_logic;

- ☐ How are the types distinguished, and how do they generate unsigned and signed arithmetic?
- ☐ For each operator, a unique function is called
  - i.e. operators are <u>overloaded</u>

function "+" (L, R: signed) return signed; function "+" (L, R: unsigned) return unsigned; -- several more



## **Overloading Examples**

Source: ref [3]

```
signal A uv, B uv, C uv, D uv, E uv : unsigned(7 downto 0);
 signal R_sv, S_sv, T_sv, U_sv, V_sv: signed(7 downto 0);
 signal J slv, K slv, L slv: std logic vector(7 downto 0);
 signal Y_sv: signed(8 downto 0);
 -- Permitted
 A_uv <= B_uv + C_uv; -- Unsigned + Unsigned = Unsigned
 D_uv <= B_uv + 1; -- Unsigned + Integer = Unsigned
E_uv <= 1 + C_uv; -- Integer + Unsigned = Unsigned
 R_sv <= S_sv + T_sv; -- Signed + Signed = Signed
U_sv <= S_sv + 1; -- Signed + Integer = Signed
V_sv <= 1 + T_sv; -- Integer + Signed = Signed
 -- only legal if using std_logic_unsigned (which you should not!)
 J slv <= K slv + L slv;
 -- Illegal cannot mix different array sizes
 Y_sv <= A_uv - B_uv; -- want signed result
 -- Solution is to carry out type conversions
                                                                   University of BRISTOL
EENG28010, Introduction to VHDL, Faezeh Arab Hassani
```



17

#### Automatic Type Conversion: Unsigned, Signed <=> std\_logic

Source: ref [3]

■ Two types convert automatically when both are subtypes of the same type

```
subtype std_logic is resolved std_ulogic;
```

Converting between std\_ulogic and std\_logic is automatic

```
-- all legal

B_sul <= K_sv(7);

L_uv(0) <= C_sl;

M_slv(2) <= N_sv(2);

Y_sl <= A_sl and B_sul and J_uv(2) and K_sv(7) and M_slv(2);
```



#### Type Casting: Unsigned, Signed <=> Std\_Logic\_Vector

Source: ref [3]

- ☐ Use type casting to convert equal sized arrays when:
  - Elements have a common base type (i.e. std\_logic)
  - Indices have a common base type (i.e. Integer)

```
A_slv <= std_logic_vector( B_uv );
C_slv <= std_logic_vector( D_sv );
G_uv <= unsigned( H_slv );
J_sv <= signed( K_slv );
```

```
-- Eg: unsigned – unsigned = signed signal X_uv, Y_uv : unsigned (6 downto 0); signal Z_sv : signed (7 downto 0); . . . . Z_sv <= signed('0' & X_uv) - signed('0' & Y_uv);
```



#### Numeric\_Std Function Conversions: Unsigned, Signed <=> Integer

Source: ref [3]

Converting to and from integer requires a conversion function

```
signal A_uv, C_uv: unsigned (7 downto 0);
signal Unsigned_int: integer range 0 to 255;
signal B_sv, D_sv: signed(7 downto 0);
signal Signed_int: integer range -128 to 127

-- unsigned, signed => integer
Unsigned_int <= TO_INTEGER (A_uv);
Signed_int <= TO_INTEGER (B_sv);

-- integer => unsigned, Signed
C_uv <= TO_UNSIGNED (unsigned_int, 8);
D_sv <= TO_SIGNED (signed_int, 8);
```



20

# Strong Typing – Overflow

```
signal A8, B8, Result8 : unsigned(7 downto 0);
signal Result9 : unsigned(8 downto 0);
signal Result7 : unsigned(6 downto 0);
...
-- Simple Addition, no carry out
Result8 <= A8 + B8;
-- Carry Out in result
Result9 <= ('0' & A8) + ('0' & B8);
-- For smaller result, slice input arrays
Result7 <= A8(6 downto 0) + B8(6 downto 0);
```



#### References

All of the material sourced from:

☐ Jim Lewis (2003), "VHDL Math Tricks of the Trade,"

Tutorial at Military and Aerospace

Programmable Logic Devices (MAPLD) Conference

[Online]. Available:

http://www.gstitt.ece.ufl.edu/vhdl/refs/vhdl math trick s mapld 2003.pdf

- ☐ Reference [3] in Assignment 1
- □ C. H. Roth and L. K. John (2017), "Digital Systems Design Using VHDL", CENGAGE Learning.

University of BRISTOL